# INTEGRATED CIRCUITS



Product specification Supersedes data of 2000 Nov 22 2001 Jan 17



# Maintenance and control device

## **FEATURES**

- I<sup>2</sup>C to parallel port expander
- Internal 256x8 E<sup>2</sup>PROM
- Self timed write cycle (5 ms typ.)
- 16 byte page write operation
- Controlled pull-up on address lines
- Low voltage V<sub>CC</sub> range of +2.5 V to +3.6 V
- 5 V tolerant I/Os
- Low standby current (< 60 μA)
- Power on Reset
- Supports Live Insertion
- Compatible with SMBus specification version 1.1
- High E<sup>2</sup>PROM endurance and data retention
- Available in TSSOP20 package

## DESCRIPTION

The PTN3501 is a general purpose maintenance and control device. It features an on-board E<sup>2</sup>PROM that can be used to store error codes or board manufacturing data for read–back by application software for diagnostic purposes.

The eight quasi bidirectional data pins can be independently assigned as inputs or outputs to monitor board level status or activate indicator devices such as LEDs.

The PTN3501 has six address pins allowing up to 64 devices to share the common two wire  $l^2C$  software protocol serial data bus.

The PTN3501 supports live insertion to facilitate usage in removable cards on backplane systems.

The PTN3501 is an alternative to the functionally similar PTN3500 for systems where a high number of devices are required to share the same I<sup>2</sup>C-bus without need for an additional I<sup>2</sup>C-bus I/O expander.

## PIN CONFIGURATION



Figure 1.

### PIN DESCRIPTION

| PIN NUMBER    | SYMBOL          | NAME AND FUNCTION                      |
|---------------|-----------------|----------------------------------------|
| 1,2,3,9,11,12 | A0:5            | Address Lines                          |
| 4,5,6,7       | P0:3            | Quasi-bidirectional I/O pins           |
| 10            | V <sub>SS</sub> | Ground                                 |
| 13,14,15,16   | P4:7            | Quasi-bidirectional I/O pins           |
| 17            | WC              | Write Control Pin. Should be tied LOW. |
| 8             | ĪNT             | Interrupt Pin                          |
| 18            | SCL             | I <sup>2</sup> C Serial Clock          |
| 19            | SDA             | I <sup>2</sup> C Serial Data           |
| 20            | V <sub>DD</sub> | Supply Voltage                         |

## **ORDERING INFORMATION**

| Tuno numbor      | Package |                                                                                        |         |
|------------------|---------|----------------------------------------------------------------------------------------|---------|
| Type number Name |         | Description                                                                            | Version |
| PTN3501DH        | TSSOP20 | SSOP20 Plastic thin shrink small-outline package; 20 leads; body width 4.4 mm SOT360-1 |         |

## FUNCTIONAL DIAGRAM



## PTN3501

## CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

### Bit transfer

One data bit is transferred during each clock phase. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (See Figure 3).

### Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P) (see Figure 4).

### System configuration

A device generating a message is a "transmitter", a device receiving is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves" (see Figure 5).



Figure 3. Bit transfer



Figure 4. Definition of start and stop conditions



Figure 5. System configuration

## PTN3501

### Acknowledge (see Figure 6)

The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse.

A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set–up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



Figure 6. Acknowledgment on the I<sup>2</sup>C-bus

## FUNCTIONAL DESCRIPTION



Figure 7. Simplified schematic diagram of each I/O

PTN3501

## Addressing

For addressing, see Figure 8.



Figure 8. PTN3501 slave addresses

## Asynchronous Start

Following any Start condition on the bus, a minimum of 9 SCL clock cycles must be completed before a Stop condition can be issued. The device does not support a Stop or a repeated Start condition during this time period.

## I/O OPERATIONS (see also Figure 7)

Each of the PTN3501's eight I/Os can be independently used as an input or output. Input I/O data is transferred from the port to the microcontroller by the READ mode (See Figure 10). Output data is transmitted to the port by the I/O WRITE mode (see Figure 9).



Figure 9. I/O WRITE mode (output)



Figure 10. I/O READ mode (input)

## Interrupt (see Figs 11 and 12)

The PTN3501 provides an open drain output ( $\overline{INT}$ ) which can be fed to a corresponding input of the microcontroller. This gives these chips a type of master function which can initiate an action elsewhere in the system.

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time  $t_{iv}$  the signal  $\overline{INT}$  is valid.

Resetting and reactivating the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from or written to the port which has generated the interrupt.

Resetting occurs as follows:

 In the READ mode at the acknowledge bit after the rising edge of the SCL signal

- In the WRITE mode at the acknowledge bit after the HIGH-to-LOW transition of the SCL signal
- Returning of the port data to its original setting. A second port state change will require an SCL rising clock edge to be captured as an INT event.
- Interrupts which occur during the acknowledge clock pulse may be lost (or very short) due to the resetting of the interrupt during this pulse.

Each change of the I/Os after resetting will be detected and, after the next rising clock edge, will be transmitted as  $\overline{\text{INT}}$ . Reading from or writing to another device does not affect the interrupt circuit.



Figure 11. Application of multiple PTN3501s with interrupt



Figure 12. Interrupt generated by a change of input to I/O P5

PTN3501

### Quasi-bidirectional I/Os (see Figure 13)

A quasi-bidirectional I/O can be used as an input or output without the use of a control signal for data direction. At power-on the I/Os are HIGH. In this mode, only a current source to  $V_{DD}$  is active. An additional strong pull-up to  $V_{DD}$  allows fast rising edges into heavily loaded outputs. These devices turn on when an output is written HIGH, and are switched off by the negative edge of SCL. The I/Os should be HIGH before being used as inputs.



| SYMBOL          | PARAMETER                                                  | MIN | ТҮР | MAX | UNIT |
|-----------------|------------------------------------------------------------|-----|-----|-----|------|
| t <sub>pv</sub> | Output data valid; $C_L \le 100 \text{ pF}$                | -   | -   | 4   | μs   |
| t <sub>ps</sub> | Input data setup time; $C_L \le 100 \text{ pF}$            | 0   | -   | -   | μs   |
| t <sub>ph</sub> | Input data hold time; $C_L \le 100 \text{ pF}$             | 4   | -   | -   | μs   |
| t <sub>iv</sub> | Interrupt input data valid time; $C_L \leq 100 \text{ pF}$ | -   | -   | 4   | μs   |
| t <sub>ir</sub> | Interrupt reset time; $C_L \le 100 \text{ pF}$             | -   | _   | 4   | μs   |

PTN3501

### MEMORY OPERATIONS

### Write operations

Write operations require an additional address field to indicate the memory address location to be written. The address field is eight bits long providing access to any one of the 256 words of memory. There are two types of write operations, byte write and page write.

#### Byte Write (see Figure 14)

To perform a byte write the start condition is followed by the memory slave address and the R/W bit set to 0. The PTN3501 will respond with an acknowledge and then consider the next eight bits sent as the word address and the eight bits after the word address as the data. The PTN3501 will issue an acknowledge after the receipt of both the word address and the data. To terminate the data transfer

the master issues the stop condition, initiating the internal write cycle to the non-volatile memory. Only write and read operations to the quasi-bidirectional I/Os are allowed during the internal write cycle.

#### Page Write (see Figure 15)

A page write is initiated in the same way as the byte write, if after sending the first word of data, the stop condition is not received the PTN3501 considers subsequent words as data. After each data word the PTN3501 responds with an acknowledge and the four least significant bits of the memory address field are incremented. Should the master not send a stop condition after 16 data words the address counter will return to its initial value and overwrite the data previously written. After the receipt of the stop condition the inputs will behave as with the byte write during the internal write cycle.





Figure 15. Page Write

### **Read operations**

PTN3501 read operations are initiated in an identical manner to write operations with the exception that the memory slave address' R/W bit is set to a one. There are three types of read operations; current address, random and sequential.

### Current Address Read (see Figure 16)

The PTN3501 contains an internal address counter that increments after each read or write access, as a result if the last word accessed was at address n then the address counter contains the address n+1.

When the PTN3501 receives its memory slave address with the  $R/\overline{W}$  bit set to one it issues an acknowledge and uses the next eight clocks to transmit the data contained at the address stored in the address counter. The master ceases the transmission by issuing the stop condition after the eighth bit. There is no ninth clock cycle for the acknowledge.

### Random Read (see Figure 17)

The PTN3501's random read mode allows the address to be read from to be specified by the master. This is done by performing a dummy write to set the address counter to the location to be read. The master must perform a byte write to the address location to be read, but instead of transmitting the data after receiving the acknowledge from the PTN3501 the master reissues the start condition and memory slave address with the R/W bit set to one. The PTN3501 will then transmit an acknowledge and use the next eight clock cycles to transmit the data contained in the addressed location. The master ceases the transmission by issuing the stop condition after the eighth bit, omitting the ninth clock cycle acknowledge.

### Sequential Read (see Figure 18)

The PTN3501 sequential read is an extension of either the current address read or random read. If the master doesn't issue a stop condition after it has received the eighth data bit, but instead issues an acknowledge, the PTN3501 will increment the address counter and use the next eight cycles to transmit the data from that location. The master can continue this process to read the contents of the entire memory. Upon reaching address 255 the counter will return to address 0 and continue transmitting data until a stop condition is received. The master ceases the transmission by issuing the stop condition after the eighth bit, omitting the ninth clock cycle acknowledge.



Figure 16. Current Address Read



Figure 17. Random Read



Figure 18. Sequential Read

# PTN3501

### **ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

| SYMBOL           | PARAMETER                          | MIN                   | MAX   | UNIT |  |
|------------------|------------------------------------|-----------------------|-------|------|--|
| V <sub>CC</sub>  | Supply Voltage                     | -0.5                  | 4.0   | V    |  |
| VI               | Input Voltage                      | V <sub>SS</sub> - 0.5 | 5.5   | V    |  |
| lj –             | DC Input Current                   | -20                   | 20    | mA   |  |
| I <sub>O</sub>   | DC Output Current                  | -25                   | 25    | mA   |  |
| I <sub>DD</sub>  | Supply Current                     | -100                  | 100   | mA   |  |
| I <sub>SS</sub>  | Supply Current                     | -100                  | 100   | mA   |  |
| P <sub>tot</sub> | Total Power Dissipation            | -                     | 400   | mW   |  |
| Po               | Total Power Dissipation per Output | -                     | 100   | mW   |  |
| T <sub>STG</sub> | Storage Temperature                | -65                   | +150  | °C   |  |
| T <sub>AMB</sub> | Operating Temperature              | -40                   | +85   | °C   |  |
| V <sub>ESD</sub> | Electrostatic Discharge:           |                       |       |      |  |
|                  | Human Body Model, 1.5 kΩ, 100 pF   | _                     | >2000 | V    |  |
|                  | Machine Model, 0 Ω, 200 pF         | -                     | >200  | V    |  |

## DC ELECTRICAL CHARACTERISTICS

 $T_{amb}$  = –40  $^{\circ}C$  to +85  $^{\circ}C$  unless otherwise specified; V\_{CC} = 3.3 V

| SYMBOL                | PARAMETER                                                                   | MIN                 | TYP | MAX                 | UNIT |
|-----------------------|-----------------------------------------------------------------------------|---------------------|-----|---------------------|------|
| Supply                |                                                                             | ·                   | ·   | ·                   | •    |
| V <sub>DD</sub>       | Supply Voltage                                                              | 2.5                 | 3.3 | 3.6                 | V    |
| IDDQ                  | Standby Current; $A_0$ thru $A_5$ , $\overline{WC}$ = HIGH                  | -                   |     | 60                  | μA   |
| I <sub>DD1</sub>      | Supply Current Read                                                         | -                   | -   | 1                   | mA   |
| I <sub>DD2</sub>      | Supply Current Write                                                        | -                   | -   | 2                   | mA   |
| V <sub>POR</sub>      | Power on Reset Voltage                                                      | -                   | -   | 2.4                 | V    |
| Input SCL; in         | put, output SDA                                                             |                     |     |                     |      |
| V <sub>IL</sub>       | Input LOW voltage                                                           | -0.5                | -   | 0.3 V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | Input HIGH voltage                                                          | 0.7 V <sub>DD</sub> | -   | 5.5                 | V    |
| I <sub>OL</sub>       | Output LOW current @ V <sub>OL</sub> = 0.4 V                                | 3                   | -   | -                   | mA   |
| l                     | Input leakage current @ V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub> | -1                  | -   | 1                   | μA   |
| Cl                    | Input capacitance @ V <sub>I</sub> = V <sub>SS</sub>                        | -                   | -   | 7                   | pF   |
| I/O Expander          | Port                                                                        |                     |     | ·                   |      |
| V <sub>IL</sub>       | Input LOW voltage                                                           | -0.5                | -   | 0.3 V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | Input HIGH voltage                                                          | 0.7 V <sub>DD</sub> | -   | 5.5                 | V    |
| I <sub>IHL(max)</sub> | Input current through protection diodes                                     | -400                | -   | 400                 | μA   |
| I <sub>OL</sub>       | Output LOW current @ V <sub>OL</sub> = 1 V                                  | 10                  | 25  | -                   | mA   |
| I <sub>ОН</sub>       | Output HIGH current @ V <sub>OH</sub> = V <sub>ss</sub>                     | 30                  | 100 | 300                 | μA   |
| I <sub>OHt</sub>      | Transient pull-up current                                                   | -                   | 2   | -                   | mA   |
| CI                    | Input Capacitance                                                           | -                   | -   | 10                  | pF   |
| Co                    | Output Capacitance                                                          | -                   | -   | 10                  | pF   |
| Address Inpu          | its A <sub>0</sub> thru A <sub>5</sub> , WC input                           | •                   | ·   | ·                   |      |
| V <sub>IL</sub>       | Input LOW voltage                                                           | -0.5                | -   | 0.3 V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | Input HIGH voltage                                                          | 0.7 V <sub>DD</sub> | -   | 5.5                 | V    |
| IL                    | Input leakage current @ V <sub>I</sub> = V <sub>DD</sub>                    | -1                  | -   | 1                   | μA   |
|                       | Input leakage (pull-up) current @ V <sub>I</sub> = V <sub>SS</sub>          | 10                  | 25  | 100                 | μΑ   |
| Interrupt out         | put INT                                                                     |                     |     |                     |      |
| I <sub>OL</sub>       | Low level output current; $V_{OL} = 0.4 V$                                  | 1.6                 | -   | -                   | mA   |
| IL                    | Leakage current @ VI = VDD or VSS                                           | -1                  | -   | +1                  | μA   |

## I<sup>2</sup>C-BUS TIMING CHARACTERISTICS

| SYMBOL                    | PARAMETER                    | MIN. | TYP. | MAX. | UNIT |
|---------------------------|------------------------------|------|------|------|------|
| I <sup>2</sup> C-bus timi | ng (see Figure 19; Note 1)   | •    | •    | •    | •    |
| f <sub>SCL</sub>          | SCL clock frequency          | -    | -    | 400  | kHz  |
| t <sub>SW</sub>           | tolerable spike width on bus | -    | -    | 50   | ns   |
| t <sub>BUF</sub>          | bus free time                | 1.3  | -    | -    | μs   |
| t <sub>SU;STA</sub>       | START condition set-up time  | 0.6  | -    | -    | μs   |
| t <sub>HD;STA</sub>       | START condition hold time    | 0.6  | -    | -    | μs   |
| t <sub>r</sub>            | SCL and SDA rise time        | -    | -    | 0.3  | μs   |
| t <sub>f</sub>            | SCL and SDA fall time        | -    | -    | 0.3  | μs   |
| t <sub>SU;DAT</sub>       | data set-up time             | 250  | -    | -    | ns   |
| t <sub>HD;DAT</sub>       | data hold time               | 0    | -    | -    | ns   |
| t <sub>VD;DAT</sub>       | SCL LOW to data out valid    | -    | -    | 1.0  | μs   |
| t <sub>SU;STO</sub>       | STOP condition set-up time   | 0.6  | -    | _    | μs   |

#### NOTE:

1. All the timing values are valid within the operating supply voltage and ambient temperature range and refer to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .



Figure 19.

## PTN3501

## **POWER-UP TIMING**

| SYMBOL             | PARAMETER                   | MAX. | UNIT |
|--------------------|-----------------------------|------|------|
| t <sub>PUR</sub> 1 | Power-up to Read Operation  | 1    | ms   |
| t <sub>PUW</sub> 1 | Power-up to Write Operation | 5    | ms   |

NOTE:

1. t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated. These parameters are guaranteed by design.

### WRITE CYCLE LIMITS

| SYMBOL            | PARAMETER        | MIN. | TYP. <sup>(5)</sup> | MAX. | UNIT |
|-------------------|------------------|------|---------------------|------|------|
| t <sub>WR</sub> 1 | Write Cycle Time | -    | 5                   | 10   | ms   |

#### NOTE:

1.  $t_{WR}$  is the maximum time that the device requires to perform the internal write operation.

## Write Cycle Timing





## SOLDERING

## Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *IC Package Databook* (order code 9398 652 90011).

### DIP

### Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260°C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg}$  max). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

### Repairing soldered joints

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than  $300^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and  $400^{\circ}$ C, contact may be up to 5 seconds.

## SO and SSOP

### Reflow soldering

Reflow soldering techniques are suitable for all SO and SSOP packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300

seconds depending on heating method. Typical reflow temperatures range from 215 to 250  $^\circ\text{C}.$ 

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45°C.

#### Wave soldering

Wave soldering is not recommended for SSOP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow and must incorporate solder thieves at the downstream end.

Even with these conditions, only consider wave soldering SSOP packages that have a body width of 4.4 mm, that is SSOP16 (SOT369–1) or SSOP20 (SOT266–1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260°C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150°C within 6 seconds. Typical dwell time is 4 seconds at 250°C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Repairing soldered joints

Fix the component by first soldering two diagonally opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320°C.

## PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

PTN3501



# PTN3501

### Data sheet status

| Data sheet<br>status       | Product<br>status | Definition <sup>[1]</sup>                                                                                                                                                                                                                                        |
|----------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective<br>specification | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                             |
| Preliminary specification  | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make changes at any time without notice in order to<br>improve design and supply the best possible product. |
| Product<br>specification   | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                             |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

**Philips Semiconductors** 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381

© Copyright Philips Electronics North America Corporation 2001 All rights reserved. Printed in U.S.A.

Date of release: 01-01

Document order number:

9397 750 07933

Let's make things better.



